Greetings from Georgia Tech

# Interconnect and Packaging Center (IPC)

Madhavan Swaminathan, Director Muhannad Bakir, Associate Director School of Electrical and Computer Engineering



SSC



ITERCONNECT and PACKAGING CENTER

### Outline

□ A brief introduction of IPC

□ Research Presentations – A Snap Shot

- Packaging Madhavan Swaminathan
- CAD, Circuits, Architecture Sungkyu Lim
- Devices, Circuits, Interconnects Muhannad Bakir

### Interconnect and Packaging Center (cont.)

- □ Established in 2009 as an SRC Center of Excellence
- □ Multi-university center with research focus on 3D Technologies, leading to
- 3D IC technology innovation, exploration, and discoveries
- Started with Nine faculty and several graduate students
- Paul Kohl (GT), Scott List (SRC) Started the program
- □ Jon Candelaria (SRC) Served as program director



Georgia Institute of Technology

### Research Presentations Packaging

- Paul Kohl, ChBE
- Suresh Sitaraman, ME
- Rao Tummala, ECE/MSE
- Madhavan Swaminathan, ECE

### New Polymeric Materials for Interconnect and Packaging



Paul A. Kohl, ChBE



Family of sacrificial polymers for (i) ultra low-k insulation on PWB and (ii) low-cost MEMS packaging using lead-frame and epoxy overmolded packages



First chemically amplified, positive tone, aqueous developed permanent dielectric for electronic packages. Sensitive is 10-20x higher than non-chemically amplified



Demonstrated that airisolated interconnect on PWB has 4x higher bandwidth density at optimum energy/bit

### Battery Integration into ICs and Packages



Integrated, thin-film battery-including new designs for low-voltage, high energy density future wireless devices



### Previous SRC Projects Include:

- IFC (Focus Center): (i) Ultra-low dielectric constant materials for packages, (ii) integrated power sources in ICs and Packages, (iii) waste heat recovery and reuse via new absorption cycle refrigeration
- All copper chip-to-substrate attachment replacing solder attachment
- o Improvements in polyimide adhesion and surface roughness for interconnect

### **3D Microsystems and Through-Silicon Vias**



Suresh K. Sitaraman, ME





Cu/SiO2 Interfacial Cracking and SiO2 Cracking



Stacked die with TSV modeling

- Developed validated models to predict failures in TSVs
- Developed design guidelines for next-generation TSVs

TSV

• Sensors to measure strains near TSVs



Synchrotron XRD measurements and model predictions



(× 10-3)

Georgia Institute of Technology

8/12

-110.48 -86.0346 -61.5891

-37.1436 -12.6981 11.7474

36.1929 60.6384 85.0839 109.529



#### Example BEOL Stack

Interfacial Delamination Tests

- Developed cohesive zone models (CZM) to predict the onset and propagation of delamination
- Developed innovative approach to extract CZM parameters from experimental tests
- Demonstrated application to on-chip and off-chip interfacial delamination
- Developed pathways to mitigate interfacial failures

June 23, 2015

3/12

### Simultaneous Stack-Bonding and Underfill Encapsulation by Self Patterning

Objective:

High-reliability and high-throughput assembly processes for 3D IC stacks with ultra-thin interconnections, using simultaneous assembly and underfilling by self-patterning



surface for underfill self-patterning

Georgia Institute of Technology

June 23, 2015

Task 3: TCB process and reliability

characterization

# Key Accomplishments



Rao Tummala ECE/MSE

Task 1: Demonstrated superhydrophobic surface for underfill self-patterning





- Self-patterning of silica-filled underfill on copper pads by superhydrophobic treatment
  - SEM cross-sections illustrate lower filler entrapment for improved reliability;

Task 2: UF formulation for TCB:

- FEM modeling for optimal underfill properties
- Developed self-fluxed underfill with various filler contents



TCT prediction for various combinations of UF CTE and modulus

Task 3: TCB process and reliability characterization



Performed assembly, reliability characterization and failure analysis correlating failures to filler entrapment;

#### Georgia Institute of Technology

### **Multiscale Modeling and Simulation**



Madhavan Swaminathan ECE





- Electromagnetic modeling of chip and package with multiple length scales
- □ Focus on Frequency and Time Domain Methods
- New techniques for modeling TSV in silicon interposers
- Domain decomposition based fine difference methods
- Method of moments with specialized basis functions
- Extension to include surface roughness for advanced interconnects such as SIW (w/ Intel)
  - Extension to include multiphysics

### Georgia Institute of Technology

#### **Recent Accomplishments Power Integrity** Modeling and Design for Semiconductors and Systems 15µm Domain 2: 30µm **On-package** Ki lin Han 15µm 2007 2013 110µm — 90µm **Domain 1: On-chip** 10µm RDL (width = $15\mu m$ ) -20 1.2µm **↓**2μm Magnitude (dB) Madhavan (width = $1\mu m$ ) M4(width = $0.8\mu m$ ) M3 **Swaminathan** 5µm 1.8µm 0.8µm S11 (Laguerre-FDTD) 0 S11 (Domain Decomposition) ECE -50 Multiscale interconnects in chip-package structure S51 (Laguerre-FDTD) S51 (Domain Decomposition) S81 (Laguerre-FDTD) -60 First demonstration of Laguerre-FDTD with S81 (Domain Decomposition) Domain Decomposition (IEEE CPMT 2015) 10 Frequency (GHz) IEEE -20 RDL-5 RDL-6 RDL-7 EMC Coupling (dB) 2930um 2015 3430um 600um - S12 RDL-2 S13 - S14 RDL-1 1000um 2830um . 600um 3550um 1.5 oxide x 10<sup>1</sup> Freq (Hz) silicon oxide 8.2mm Insertion Loss (dB) Modeling of Silicon Interposer Specialized basis functions for TSVs Domain decomposition -12 Finite Difference Frequency Domain -14<sup>L</sup> 0.5 1.5 1 Freq (Hz)

Georgia Institute of Technology

# 3D IC: Where Are We?



| Gen 1                    | Gen 2                       | Gen 3                     | Gen 4                               |
|--------------------------|-----------------------------|---------------------------|-------------------------------------|
| package-on-package       | interposer                  | on-chip TSV               | monolithic 3D                       |
| Package-oriented (OSAT)  |                             | Chip-oriented (foundries) |                                     |
| Mobile<br>commercialized | FPGA, GPU<br>commercialized | HMC & HBM commercialized  | V-NAND<br>commercialized            |
|                          |                             | logic+logic<br>next       | logic+memory<br>logic+logic<br>next |

# Power Saving with 3D ICs (PI: Sung Kyu Lim, GRC-SLD 2293)



<sup>2</sup>D (8x9mm, 8.24W)





3D (6x6.4mm, 7.19W) Δ12.7%, TSV=3,263





3D (6x6.4mm, 6.81W) Δ17.3%, TSV=69,091

# Thermal Analysis (PI: Sung Kyu Lim, GRC-SLD 2293)



# Want More Saving? Add One More Tier (PI: Sung Kyu Lim, GRC-SLD 2293)

• Power saving is now **25.6%!** = one node advantage



Tier 1

Tier 2

Tier 3

pc6 die2

# Beating Commercial 2D First Time Ever (PI: Sung Kyu Lim, GRC-CADT 2239)

- "Shrunk 2D" flow [ISLPED'14]
  - Reduce footprint, cell, and interconnect by 50%
  - Perform 2D place/route using a commercial tool
  - Repopulate, partition, placement repair, and detail route
- Transferred to
  - Qualcomm (2012), UC San Diego (2014), ARM (2015), IMEC (2015), GlobalFoundries (2015)



# Handling Macros (PI: Sung Kyu Lim, GRC-CADT 2239)





2. Memory Projection

reduced placement density over partial blockages



3. Shrunk 2D P&R



4. Tier Partitioning

1. Pre-Placed Memory

# Exploration of Adaptive 3D Many Core Architectures



Goal: Sustaining Performance Implications of Moore's Law Challenge: Impact of physical phenomena on system performance Solution: Adaption mechanisms to extend voltage-frequency operating range of 3D many core processors



PIs: Sudhakar Yalamanchili and Saibal Mukhopadhyay
Students: William Song (SRC Fellow), He Xiao, Wen Yueh
Internships: IBM (2014), Intel (2014)
Liaisons: V. De (Intel), R. Rao (IBM)

# Full System Architecture-Application-Physics Co-Simulation



- Completion of a full system open source modeling environment for 3D architectures
  - + Power delivery network (PDN) models
  - + New thermal field models
  - + Integrated 3D models including cooling
  - + 3D system architecture models
  - + Improved temperature-delay model for SRAM (+) and eDRAM (+)
    - FinFET and Planar device models (+)
  - + Proposed SRAM adaptation mechanisms
  - + Improved 3D system architecture model
  - + Short Stack 3D architecture concept
  - + System Level Impact of IVR
  - + Multicore Lifetime Reliability Management









### 3. Short Stack: Multicore +Last Level Cache



### 2. Adaptive Core-Cache Power Management



4. Thermally Adaptive Last Level Cache







Task ID: 2493.001Task Period: Nov 2013- Oct2016Task Title: Models, Algorithms and BIST HardwareDevelopment for Manufacturing & Characterization Tests ofSpin-Transfer-Torque MRAM Arrays



### Task Leader: Arijit Raychowdhury

**Custom Funding: Intel** 

Industry Liaisons: Helia Naeimi, Suriyaprakash Natarajan (Intel) Science Area: Computer Aided Design & Test Sciences

Students: Abhinav Parihar, Ashwin Chintaluri

Internships: Intel (2014)





### **Key Deliverables and Status**

### Year 1:

- Build atomistic models for spin dynamics with current injection and extract model parameters for circuit level evaluation.
- ✓ Deduce fault models (RD/WR/RET) for both variation and defects
   Year 2:
- Develop design of BIST and DfT circuits to allow statistical data collection.
- Initial exploration of regression models for fast and efficient testing of retention time using short-pulse measurements.

Year 3:

- Investigate regression models along with extreme-value statistical models to allow P<sub>FAIL</sub> data collection at short pulses and correctly extrapolating them to longer pulse widths for correct determination of Δ. Calibration of proposed model with measurements (joint work with Intel).
- Exploration of novel STTRAM architecture for yield, and resiliency through on-line tests and adaptation schemes.









### **STTRAM Model from devices to arrays**



Inter and intra-cell Defect Models



Analysis of variations in RD, WR and Retention



- 1. Effect of defects on RD, WR in arrays
- 2. Sensitivity Analysis of defects
- 3. Data pattern dependence and test patterns necessary to activate defects.



### SRC Research Overview: Devices, Circuits, Interconnects

Muhannad Bakir Hua Wang Azad Naeemi John Cressler





### SRC Semiconductor Synthetic Biology



- SRC GRC Semiconductor Synthetic Biology (SemiSynBio) Program (Task ID: 2484.001).
   GT PI: Hua Wang (ECE) and Co-PI: Mark Styczynski (ChBE)
- Motivation: Existing solid-state biosensors are mostly of single-modality and cannot capture the complex and multi-physical cell responses. This substantially limits the capability of cellbased arrays.
- □ Achievements: World-first multi-modality cellular sensor array in standard CMOS for chemical screening and drug development application (*J. Park, et al., IEEE ISSCC 2015*).



Georgia Institute of Technology

## SRC Semiconductor Synthetic Biology

Biological multi-modality measurement: Impedance + optical shadow imaging



- □ Mouse Neurons labeled with green fluorescent protein are used as the sensing cells
- □ The optical shadow image (middle) closely matches the fluorescence image (right)→ Showing the correct 2D distribution of the cells.
- □ Electrical impedance imaging measures the cell attachment, which cannot be captured by the optical image → Providing orthogonal cellular information.

J. Park, T. Chi, J. Butts, T. Hookway, T. C. McDevitt, and H. Wang, "A Multi-Modality CMOS Sensor Array for Cell-Based Assay and Drug Screening," *IEEE ISSCC*, Feb. 2015.





John D. Cressler

- Physics and Modeling of SiGe HBT Reliability Analog and Mixed-Signal Thrust: GRC Task 2160 (TI mentored)
- Aging-Enabled Compact Models for SiGe Circuits

Analog and Mixed-Signal Thrust: GRC Task 2388 (TI mentored) Goal: Empower Circuit Designers By Developing Tools to Quantitatively Predict End-of-Life Performance of Mixed-Signal SiGe HBT Circuits



**2013 IEEE BCTM Best Student Paper** Georgia Institute of Technology

### Beyond CMOS Material, Device, and Circuit Research SRC-MSR (Intel) and SRC-NRI (INDEX)

Si Interconnect for All-Spin

Logic (IEEE T-MAG 2014)

• Compact physical models are being developed and used to

development, and to formulate novel circuit concepts.

optimize/benchmark emerging devices, to guide technology

**Giant Spin Hall Current** 

Controlled Logic (NRI-INDEX)



Azad Naeemi, ECE

R: Read Novel Circuit Concept for Pattern Vout **Recognition Using spintronic** magnetic coupling **Devices** (submitted) Training Image 1 W: Write Training Novel Spin Wave Circuit Concept Domain Wall Automotion mage (Nature Scientific Report) Interconnect (*IEEE JxCDC*) repeater 3 peater 2 Ferromagnetic ASL Device ASL Device repeater Interconnect C-S converter STT cloc meta meta

Georgia Institute of Technology



IEEE Trans. Electron Devices, May 2014.

Georgia Institute of Technology

### Impact of TSVs and Wires on 3D IC Interconnect Links



Muhannad S. Bakir, ECE



Research motivation and goal:

- Understand how TSVs and wires impact 3D IC link performance.
- □ Analyze the key bottle necks limiting 3D IC link performance with modeling and experiments.



Georgia Institute of Technology

### Impact of TSVs and Wires on 3D IC Interconnect Links

Conclusion:

- □ Impact of TSV is less significant when it is placed close to the driver
- Driver side resistance and TSV capacitance dominates 3D IC link delay



### High Aspect Ration Nano-scale Vertical Inter-tier Connection (VICs)



The schematic of our sequential 3D integration technology. a) Fabrication of 1<sup>st</sup> layer (the most bottom layer), using conventional CMOS process. b) Fabrication of the second layer using conventional CMOS process. c) Integration of the VICs. d) Continuing metallization process for the 2<sup>nd</sup> layer. e) Thinning down the 2<sup>nd</sup> silicon substrate. f) Stacking up the 2<sup>nd</sup> layer.



FIB cross-sectional view of void-free Cu filled 700nm diameter VIC.



*Cross-sectional view of a cleaved sample, shows void-free copper filled 300nm diameter VICs with 27:1 aspect ratio.* 





a) Top-view SEM image of VICs. The excessive electroplated copper layer is polished off using CMP process and the copper filling is visible. b) The substrate is back etched, accessing the bottom of VICs for electrical characterizations and the SEM images shows the copper filling is void free at the bottom.

#### Georgia Institute of Technology

## Polymer-embedded Vias for Superior Electrical Performance



**Cross-sectional View** 

# TSV de-embedding required to understand losses and extract parasitics of a polymer-embedded via.

Georgia Institute of Technology

## Integration of Microfluidic Cooling With 3D ICs

### Silicon micropin-fins with embedded TSVs

Top and angled view



Circular micropin-fin heat sink embedding 9 TSVs

Cross-sectional and side view



Bottom-up electroplated TSVs (18:1 AR)



"Interlayer Microfluidic IC Cooling Integration with Through Silicon Vias", Ashish Dembla, Yue Zhang and Muhannad S. Bakir, IITC 2012

Georgia Institute of Technology

### **30 Years of Collaboration with SRC**

- Two Centers: IFC (10 Univs) and IPC (5 Univs)
- \$103M in grants, contracts and fellowships to GT
- 44 patents
- 95 Graduate and 12 post docs supported
- Extensive research program for UG students through ORS
- Several major SRC and national/international awards to GT faculty



### Thank you!

